研究業績リスト
ジャーナル論文 - rm_published_papers: Others
Design Phase Locked Loop Using a Continuous-Time Bandpass Delta-Sigma Time-to-Digital Converter
公開済 16/01/2026
ジャーナル論文 - rm_published_papers: Scientific Journal
公開済 01/2026
IEEE Transactions on Very Large Scale Integration (VLSI) Systems, 1 - 14
ジャーナル論文 - rm_published_papers: Scientific Journal
Accelerating Post-Quantum Cryptography: A High-Efficiency NTT for ML-KEM on RISC-V
公開済 24/12/2025
Electronics, 15, 1, 1 - 14
Post-quantum cryptography (PQC) is rapidly being standardized, with key primitives such as Key Encapsulation Mechanisms (KEMs) and Digital Signature Algorithms (DSAs) moving into practical applications. While initial research focused on pure software and hardware implementations, the focus is shifting toward flexible, high-efficiency solutions suitable for widespread deployment. A system-on-chip is a viable option with the ability to coordinate between hardware and software flexibly. However, the main drawback of this system is the latency in exchanging data during computation. Currently, most SoCs are implemented on FPGAs, and there is a lack of SoCs realized on ASICs. This paper introduces a complete RISC-V SoC design in an ASIC for Module Lattice-based KEM. Our system features a RISC-V processor tightly integrated with a high-efficiency Number Theoretic Transform (NTT) accelerator. This accelerator leverages custom instructions to accelerate cryptographic operations. Our research has achieved the following results: (1) The accelerator provides a speedup of up to 14.51× for NTT and 16.75× for inverse NTT operations compared to other RISC-V platforms; (2) This leads to end-to-end performance improvements for ML-KEM of up to 56.5% for security level I, 50.9% for level III, and 45.4% for level V; (3) The ASIC design is fabricated using a 180 nm CMOS process at a maximum operating frequency of 118 MHz with an area overhead of 8.7%. The chip achieved a minimum power consumption of 5.913 μW at 10 kHz and 0.9 V of supply voltage.
ジャーナル論文 - rm_published_papers: Scientific Journal
A Timing-Constrained Design Methodology for Radix- 2 k NTT in Polynomial Arithmetic
公開済 12/2025
IEEE Transactions on Circuits and Systems I: Regular Papers, 1 - 14
ジャーナル論文 - rm_published_papers: In Book
A Low-Power RISC-V Accelerator with Booth-Based Multiplication for Edge CNN Deployment
公開済 22/11/2025
Lecture Notes in Computer Science, 447 - 459
ジャーナル論文 - rm_published_papers: In Book
Low-Overhead Total Memory Encryption and Authentication on a RISC-V Processor
公開済 22/11/2025
Lecture Notes in Computer Science, 438 - 446
ジャーナル論文 - rm_published_papers: Scientific Journal
Dynamic S-Boxes Block Cipher for Side-Channel Attack Resistance
公開済 21/11/2025
IEEE Access, 13, 198523 - 198539
ジャーナル論文 - rm_published_papers: In Book
Designing a Spiking Neural Network for Handwritten Digit Recognition Using CMOS 180 nm Technology
公開済 13/11/2025
Lecture Notes in Networks and Systems, 265 - 274
ジャーナル論文 - rm_published_papers: In Book
公開済 13/11/2025
Lecture Notes in Networks and Systems, 254 - 264
ジャーナル論文 - rm_published_papers: Scientific Journal
Constructing 8 × 8 S-Boxes with Optimal Boolean Function Nonlinearity
公開済 21/10/2025
Cryptography, 9, 4, 1 - 23